Part Number Hot Search : 
50014 485EC P6NB50FP FMM5117X IRF7325 RH100 A472M 2SA1599
Product Description
Full Text Search
 

To Download SLG7NT402VTR Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  silego technology, inc. rev 1.14 000-007nt402-114 revised november 30, 2015 ultra-small 7.8 m , 4 a integrated power switch with discharge slg7nt402v block diagram general description the slg7nt402v is a 7.8 m 4 a single-channel load switch that is able to switch 0.85 to 5 v power rails. the product is packaged in an ultra-small 1.5 x 2.0 mm package. features ? 1.5 x 2.0 mm fc-tdfn 8l package (2 fused pins for drain and 2 fused pins for source) ? logic level on pin capable of supporting 0.85 v cmos logic ? user selectable ramp rate with external capacitor ? 7.8 m rds on while supporting 4 a ? discharges load when off ? two over current protection modes ? short circuit current limit ? active current limit ? over temperature protection ? pb-free / halogen-free / rohs compliant ? operating temperature: -20 c to 70 c ? operating voltage: 2.5 v to 5.5 v pin configuration applications ? notebook power rail switching ? tablet power rail switching ? smartphone power rail switching 8-pin fc-tdfn (top view) vdd 1 cap gnd d on 2 3 7 8 slg7nt402v d 4 s s 5 6 d s linear ramp control cmos input on charge pump +2.5 to 5.5 v cap 4 a @ 7.8 m over current and over temperature protection
000-007nt402-114 page 2 of 11 slg7nt402v pin description ordering information pin # pin name type pin description 1 vdd pwr vdd power for load switch control (2.5 v to 5.5 v) 2 on input turns mosfet on (4 m pull down resistor) cmos input with vil < 0.3 v, vih > 0.85 v 3 d mosfet drain of power mosfet (fused with pin 4) 4 d mosfet drain of power mosfet (fused with pin 3) 5 s mosfet source of power mosfet (fused with pin 6) 6 s mosfet source of power mosfet (fused with pin 5) 7 cap input capacitor for controlling power rail ramp rate 8 gnd gnd ground part number type production flow slg7nt402v fc-tdfn 8l commercial, -20 c to 70 c SLG7NT402VTR fc-tdfn 8l (tape and reel) commercial, -20 c to 70 c
000-007nt402-114 page 3 of 11 slg7nt402v absolute maximum ratings electrical characteristics parameter description conditions min. typ. max. unit v dd power supply -- -- 7 v t s storage temperature -65 -- 150 c esd hbm esd protection human body model 2000 -- -- v esd mm esd protection machine model 400 -- -- v msl moisture sensitivity level 1 w dis package power dissipation -- -- 1 w mosfet ids pk peak current from drain to source for no more than 1 ms with 1% duty cycle -- -- 6 a note: stresses greater than those listed under ?absolute maximum ratings? may cause permanent damage to the device. this is a s tress rating only and functional operation of the device at these or any other conditions above t hose indicated in the operational sections of this specification is not implied. exposure to absolute maximum rating condition s for extended periods may affect reliability. t a = -20 to 70 c (unless otherwise stated) parameter description conditions min. typ. max. unit v dd power supply voltage -20 to 70c 2.5 -- 5.5 v i dd power supply current (pin 1) when off -- -- 1 a when on, no load -- 70 100 a rds on static drain to source on resistance t a 25c @ 100 ma -- 7.8 8.5 m t a 70c @ 100 ma -- 8.5 9.6 m ids operating current v d = 0.85 v to 5.5 v -- -- 4 a v d drain voltage 0.85 -- v dd v t on_delay on pin delay time 50% on to ramp begin, r l = 20 , c l = 10 f 0 300 500 s t to ta l _ o n total turn on time 50% on to 90% v s configurable 1 ms example: cap (pin 7) = 4 nf, v dd = v d = 5 v, source_cap = 10 f, r l = 20 -- 1.96 -- ms t slewrate slew rate 10% v s to 90% v s configurable 1 v/ms example: cap (pin 7) = 4 nf, v dd = v d = 5 v, source_cap = 10 f, r l = 20 -- 3.0 -- v/ms cap source source cap source to gnd -- -- 500 f r dis discharge resistance 100 150 300 on_v ih high input voltage on on pin 0.85 -- v dd v on_v il low input voltage on on pin -0.3 0 0.3 v i limit active current limit mosfet will automatically limit current when v s > 250 mv -- 6.0 -- a short circuit current limit mosfet will automatically limit current when v s < 250 mv -- 0.5 -- a therm on thermal shutoff turn-on temperature -- 125 -- c therm off thermal shutoff turn-off temperature -- 100 -- c therm time thermal shutoff time -- -- 1 ms t off_delay off delay time 50% on to v s fall, v dd = v d = 5 v, r l = 20 , no c l -- -- 15 s t fall v s fall time 90% v s to 10% v s , v dd = v d = 5 v, r l = 20 , no c l -- tbd -- s notes: 1. refer to table for configuration details.
000-007nt402-114 page 4 of 11 slg7nt402v slg7nt402v turn on the normal power on sequence is first vdd, with vd only being appl ied after vdd is > 1 v, and then on after vd is at least 90% of final value. the normal power off sequence is the power on sequence in reverse. if vdd and vd are turned on at the same time then it is possibl e that a voltage glitch will appear on vs before vdd achieves 1v which is the vt of the main mosfet. the size of the glitch is dependent on source and drain capacitance loading and the ramp rate of vdd & vd. slg7nt402v turn on the vs ramp follows a linear path, not an rc limitation provided the ramp is slow enough to not be current limited by load capacitance. slg7nt402v current limiting the slg7nt402v has two forms of current limiting. standard current limiting mode current is measured by mirroring the current through the main mosfet. the mirrored current is then sent through a resistor creating a voltage v(i) proportional to the mosfet current. the v(i) is then compared with a band gap voltage v(bg). if v(i) exceeds the band gap voltage then the voltage v(g) on the gate of the main mosfet is reduced. the v(g) continues to drop until v(i) < v(bg). this response is a closed loop response and is therefore very fast and current limits in less than a few micro-seconds. there is no difference between peak or cons tant current limit. temperature cutoff however, as the v(g) drops the rds(on) of the main mosfet will increase, thus limit ing the current, but also increasing the power dissipation of the ic. the ic is very small and cannot di ssipate much power. therefore, if a current limit condition is sustained the ic will heat up. if the temperature exceeds approxi mately 120c, then v(g) will be brought low completely shuttin g off the main mosfet. as the die cools the mosfet will be turned back on at 100c. if the current limiting condition has not been mitigated then the die will again heat up to 120c and the process will repeat. short circuit current limiting mode when v(s) < 250 mv, which is the case if t here is a solder bridge during the manufactur ing process or a hard short on the power rail, then the current is limited to approximately 500 ma. this current limit is accomplished in the same manner as the standar d current limiting mode with the exception that the current mirror is 15x greater. because the current mirror is so much larger, a 15x smaller main mosfet current is required to generate the sa me v(i). if v(s) rises above approximately 250 mv, then this mode is automatically switched out.
000-007nt402-114 page 5 of 11 slg7nt402v t total_on vs. cap @ v dd = 3.3 v t total_on vs. cap @ v dd = 5.0 v slg7nt402v t to ta l _ o n : on (50%) - v s (90%) v dd = 3.3 v, t a = 25 c. c l = 10 f, ids = 100 ma slg7nt402v t to ta l _ o n : on (50%) - v s (90%) v dd = 5.0 v, t a = 25 c. c l = 10 f, ids = 100 ma 2 3 4 5 6 ttotal_on (ms) vd = 1.5v vd = 2.5v vd = 3.3v 0 1 0 2000 4000 6000 8000 10000 12000 14000 16000 cap (pf) 2 3 4 5 6 ttotal_on (ms) vd = 1.50v vd = 2.50v vd = 3.30v vd = 5.00v 0 1 0 2000 4000 6000 8000 10000 12000 14000 16000 cap (pf)
000-007nt402-114 page 6 of 11 slg7nt402v t slew vs. cap @ v dd = 3.3 v t slew vs. cap @ v dd = 5.0 v slg7nt402v t slew : v s (10%) - v s (90%) v dd = 3.3 v, t a = 25 c. c l = 10 f, ids = 100 ma slg7nt402v t slew : v s (10%) - v s (90%) v dd = 5.0 v, t a = 25 c. c l = 10 f, ids = 100 ma 5 6 7 8 9 10 11 12 13 14 15 v/ms vd = 1.50v vd = 2.50v vd = 3.30v 0 1 2 3 4 0 1000 2000 3000 4000 5000 6000 7000 8000 9000 10000 11000 12000 13000 14000 15000 16000 cap (pf) 5 6 7 8 9 10 11 12 13 14 15 v/ms vd = 1.50v vd = 2.50v vd = 3.30v vd = 5.00v 0 1 2 3 4 0 1000 2000 3000 4000 5000 6000 7000 8000 9000 10000 11000 12000 13000 14000 15000 16000 cap (pf)
000-007nt402-114 page 7 of 11 slg7nt402v t total_on , t on_delay and slew rate measurement 90% v s 50% on t on_delay slew rate (v/ms) on v s t to t a l _ o n 10% v s 50% on 10% v s t off_delay t fall 90% v s
000-007nt402-114 page 8 of 11 slg7nt402v package top marking system definition hlx ddr ll date code + revision part code + assembly site 1 lot traceability pin 1 identifier note 1: the assembly site identifier ?x? may be either ?b?, ?e?, or ?u?
000-007nt402-114 page 9 of 11 slg7nt402v package drawing and dimensions 8 lead tdfn package 1.5 x 2.0 mm (fused lead) jedec mo-252, variation w2015d symbol a a1 a2 b d e l l1 l2 s symbol min nom. max unit: mm min nom. max 0.70 0.75 0.80 1.95 2.00 2.05 0.005 - 0.060 1.45 1.50 1.55 0.15 0.20 0.25 0.35 0.40 0.45 0.515 0.565 0.615 0.15 0.20 0.25 a indexarea(d/2xe/2) l l1 e l2 d e a1 a2 0.135 0.185 0.235 8 1 e 0.50 bsc s 0.37 ref b (8x)
000-007nt402-114 page 10 of 11 slg7nt402v tape and reel specifications carrier tape drawing and dimensions recommended reflow soldering profile please see ipc/jedec j-std-020: late st revision for reflow profile based on package volume of 2.25 mm 3 (nominal). more information can be found at www.jedec.org. package type # of pins nominal package size [mm] max units reel & hub size [mm] leader (min) trailer (min) tape width [mm] part pitch [mm] per reel per box pockets length [mm] pockets length [mm] tdfn 8l fc green 8 1.5 x 2.0 x 0.75 3000 3000 178 / 60 100 400 100 400 8 4 package type pocket btm length pocket btm width pocket depth index hole pitch pocket pitch index hole diameter index hole to tape edge index hole to pocket center tape width a0 b0 k0 p0 p1 d0 e f w tdfn 8l fc green 1.68 2.18 0.9 4 4 1.5 1.75 3.5 8 p1 w e p0 a0 d0 y y b0 k0 section y-y c l f refer to eia-481 specification
000-007nt402-114 page 11 of 11 slg7nt402v revision history date version change 11/30/2015 1.14 added msl information 9/18/2015 1.13 updated package marking information 9/9/2015 1.12 updated abs max ratings with esd for machine model updated conditions in electrical characteristics table


▲Up To Search▲   

 
Price & Availability of SLG7NT402VTR

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X